

# Faculty of Engineering and Architectural Science

# Department of Electrical and Computer Engineering

| Course Number   | ELE 734                               |
|-----------------|---------------------------------------|
| Course Title    | Low-Power Digital Integrated Circuits |
| Semester/Year   | F2020                                 |
| Lab No          | 01                                    |
| Instructor Name | Dr. Andy Ye                           |
| Section No      | 06                                    |

| Submission Date | 10/18/2020 |
|-----------------|------------|
| Due Date        | 10/18/2020 |

| Name             | Student ID | Signature* |
|------------------|------------|------------|
| Vatsal Shreekant | 500771363  | A20.       |

<sup>\*</sup>By signing above, you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at:

www.ryerson.ca/senate/current/pol60.pdf

# Contents

| 1 | Pr                                                                   | e-Lab                                                                               | 4        |  |  |
|---|----------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------|--|--|
|   | 1.2                                                                  | Drain current equations for an ideal NMOS and PMOS Transistor & Ids-Vds Curves      | 4        |  |  |
|   | Eq                                                                   | uation 1: Drain Current for ideal NMOS Transistor                                   | 4        |  |  |
|   | Figure 1: I-V Characteristics of Waveforms for ideal NMOS Transistor |                                                                                     |          |  |  |
|   | Equation 2: Drain Current for ideal PMOS Transistor                  |                                                                                     |          |  |  |
|   | Fiç                                                                  | gure 2: I-V Characteristics of Waveforms for ideal PMOS Transistor                  | 5        |  |  |
|   | 1.3                                                                  | Equation for the Threshold Voltage of a MOS Transistor                              | 5        |  |  |
|   | Eq                                                                   | uation 3: Threshold Voltage for a MOS Transistor                                    | 5        |  |  |
|   | 1.4                                                                  | Channel Length Modulation (CLM)                                                     | 5        |  |  |
|   | Eq                                                                   | uation 4: Drain Current Equation Modified to Account for CLM                        | 5        |  |  |
|   | 1.5                                                                  | Subthreshold Current                                                                | 6        |  |  |
|   | Eq                                                                   | uation 5: Drain Current when the Transistor Operates in the Subthreshold Region     | 6        |  |  |
|   | 1.6                                                                  | Symbol for NMOS Transistor and it's Intrinsic Capacitances                          | 6        |  |  |
|   | Fig                                                                  | gure 3: Symbol for NMOS with Intrinsic Capacitances                                 | 6        |  |  |
| 2 | Po                                                                   | ost-Lab                                                                             | 7        |  |  |
|   | 2.1                                                                  | Schematic for NMOS and PMOS Transistors                                             | 7        |  |  |
|   | Fig                                                                  | gure 4: Schematic for NMOS Transistor                                               | 7        |  |  |
|   | Fig                                                                  | gure 5: Schematic for PMOS Transistor                                               | 7        |  |  |
|   | 2.2                                                                  | Family of I-V Characteristic Waveforms for NMOS and PMOS Transistors                | 8        |  |  |
|   | Fig                                                                  | gure 6: I-V Characteristics of Waveforms for NMOS Transistor                        | 8        |  |  |
|   | Fig                                                                  | gure 7: I-V Characteristics of Waveforms for PMOS Transistor                        | 8        |  |  |
|   | 2.3                                                                  | Subthreshold Conduction for NMOS and PMOS Transistors                               | 9        |  |  |
|   | Fig                                                                  | gure 8: Subthreshold Current for NMOS Transistor                                    | 9        |  |  |
|   | Fig                                                                  | gure 9: Subthreshold Current for PMOS Transistor                                    | 9        |  |  |
|   | 2.4                                                                  | Body Effect Analysis for NMOS and PMOS Transistors                                  | 10       |  |  |
|   | Fig                                                                  | gure 10: Body Effect Analysis for NMOS Transistor                                   | 10       |  |  |
|   | Fig                                                                  | gure 11: Body Effect Analysis for PMOS Transistor                                   | 10       |  |  |
|   | 2.5                                                                  | Layout and Extracted View of NMOS Transistor                                        | 11       |  |  |
|   | Fig                                                                  | gure 12: Layout View of NMOS Transistor                                             | 11       |  |  |
|   | Fig                                                                  | gure 13: Extracted View of NMOS Transistor                                          | 11       |  |  |
|   | 2.6                                                                  | Family of I-V Characteristics of Waveforms for the Schematic and Extracted NMOS Tra | ansistor |  |  |
|   |                                                                      | 13                                                                                  |          |  |  |

### 1 Pre-Lab

### 1.2 Drain current equations for an ideal NMOS and PMOS Transistor & Ids-Vds Curves

NMOS Transistor:

$$I_{ds} = \begin{cases} 0 \text{ , } & V_{gs} < V_t(Cutoff) \\ \beta \left(V_{gt} - \frac{V_{ds}}{2}\right) * V_{ds}, & V_{ds} < V_{gs} - V_t, & V_{gs} > V_t(Linear) \\ \frac{\beta}{2} * {V_{gt}}^2, & V_{ds} \ge V_{gs} - V_t, & V_{gs} > V_t(Saturation) \end{cases}$$

Equation 1: Drain Current for ideal NMOS Transistor



Figure 1: I-V Characteristics of Waveforms for ideal NMOS Transistor

**PMOS Transistor:** 

$$Isd = \begin{cases} 0, & V_{sg} \leq |V_{tp}| \ (Cutoff) \\ \beta_p \left( V_{sg} - |V_{tp}| - \frac{V_{sd}}{2} \right) * V_{sd}, & V_{sd} < V_{sg} - |V_{tp}| \ (Triode \ Region) \\ \frac{\beta_p}{2} \left( V_{sg} - |V_{tp}| \right)^2, & V_{sd} > V_{sg} - |V_{tp}| \ \ (Saturation) \end{cases}$$

Equation 2: Drain Current for ideal PMOS Transistor



Figure 2: I-V Characteristics of Waveforms for ideal PMOS Transistor

### 1.3 Equation for the Threshold Voltage of a MOS Transistor

$$V_t = V_{to} + \gamma(\sqrt{\varphi_s + V_{sb}} - \sqrt{\varphi_s})$$

Equation 3: Threshold Voltage for a MOS Transistor

When a voltage  $V_{sb}$  is applied, the threshold voltage increases. It is evident from the equation that when  $V_{sb}$  decreases,  $V_t$  decreases as well.

### 1.4 Channel Length Modulation (CLM)

Assuming that the surface voltage is approximately the body voltage, that is,  $V_{db} = V_{ds}$ ; the effective channel length  $L_{eff} = L-L_{dt}$  (depletion region).

L<sub>d</sub> increases as V<sub>db</sub> increases.

A shorter channel length equals to a higher current.

Hence, Ids increases with  $V_{ds}$  in saturation.

The drain current is modified to account for CLM as follows:

$$I_{ds} = \frac{\beta}{2} \left( V_{gs} - V_t \right)^2 * \left( 1 + \frac{V_{ds}}{V_A} \right)$$

Equation 4: Drain Current Equation Modified to Account for CLM

#### 1.5 Subthreshold Current

In an ideal transistor, the current doesn't get cut-off when  $V_{gs} < V_t$ . It rather drops exponentially. The subthreshold leakage current increases significantly with Vds due to drain induced barrier lowering.

There is a lower limit on Ids set by drain junction leakage.

$$I_{ds} = I_{ds0} * e^{\frac{V_{gs} - V_{to} + nV_{ds} - K_{\gamma}V_{sb}}{nV_{t}}} (1 - e^{-\frac{V_{ds}}{V_{t}}})$$

Equation 5: Drain Current when the Transistor Operates in the Subthreshold Region

### 1.6 Symbol for NMOS Transistor and it's Intrinsic Capacitances



Figure 3: Symbol for NMOS with Intrinsic Capacitances

# Post-Lab

### 2.1 Schematic for NMOS and PMOS Transistors



Figure 4: Schematic for NMOS Transistor



Figure 5: Schematic for PMOS Transistor

### 2.2 Family of I-V Characteristic Waveforms for NMOS and PMOS Transistors



Figure 6: I-V Characteristics of Waveforms for NMOS Transistor



Figure 7: I-V Characteristics of Waveforms for PMOS Transistor

# 2.3 <u>Subthreshold Conduction for NMOS and PMOS Transistors</u>

Subthreshold Current for NMOS Transistor 10 10 10 10 Ids (Iog) (A) 10 10 M1(.237, 10nA) 10 M0(.1543, 1nA) 10-10 10-11 1.25 2.0 1.0 Vgs (V) ()

Figure 8: Subthreshold Current for NMOS Transistor

Subthreshold Current for PMOS Transistor

- M0d

10<sup>-3</sup>

10<sup>-4</sup>

10<sup>-5</sup>

10<sup>-6</sup>

10<sup>-6</sup>

10<sup>-1</sup>

Figure 9: Subthreshold Current for PMOS Transistor

### <u>2.4</u> <u>Body Effect Analysis for NMOS and PMOS Transistors</u>

M0vth

900

700

500

400

200

-2.0

-1.5

-1.0

-5.5

Obs (V) ()

No. 1.5

2.0

Figure 10: Body Effect Analysis for NMOS Transistor

Body Effect for PMOS Transistor

- M0:vth

-200
-300
-400
-500
-500
-700
-800
-900
-1.5
-1.5
-1.0
-5
0
Vsb (V) ()

Figure 11: Body Effect Analysis for PMOS Transistor

### 2.5 Layout and Extracted View of NMOS Transistor



Figure 12: Layout View of NMOS Transistor



Figure 13: Extracted View of NMOS Transistor

# 2.6 Family of I-V Characteristics of Waveforms for the Schematic and Extracted NMOS Transistor



Figure 14: I-V Characteristics for Schematic NMOS Transistor



Figure 15: I-V Characteristics for Extracted NMOS Transistor

#### 3 Conclusion

The results recorded during the execution of the Lab for both the PMOS and NMOS transistors were very much identical to the results recorded in the prelab. After running the simulation in the Cadence software, technical difficulties did arise when the 'dc-dc' file and its sub-files were not displayed in the 'Results Browser'. This was rectified by clearing the cache in the Results Browser by hovering over to 'File->Clear' and then

running the simulation. Since the results in the prelab and post-lab were free of any discrepancies, it is safe to assume that the lab was executed successfully.